mirror of
https://github.com/coolsnowwolf/lede.git
synced 2025-07-01 16:27:08 +08:00
389 lines
13 KiB
Diff
389 lines
13 KiB
Diff
From 948171b5f6fcf11253355bd836e6e8b613bea12f Mon Sep 17 00:00:00 2001
|
|
From: Manikanta Pubbisetty <quic_mpubbise@quicinc.com>
|
|
Date: Fri, 1 Apr 2022 14:53:08 +0300
|
|
Subject: [PATCH] ath11k: PCI changes to support WCN6750
|
|
|
|
In order to add the support for WCN6750 in ATH11K , it is
|
|
required to move certain PCI definitions to the header file.
|
|
As a result, add ATH11K_PCI_* prefix to these definitions.
|
|
|
|
Also, change the scope of certain PCI APIs that are required
|
|
to enable WCN6750 from static to global.
|
|
|
|
Tested-on: WCN6855 hw2.0 PCI WLAN.HSP.1.1-01720.1-QCAHSPSWPL_V1_V2_SILICONZ_LITE-1
|
|
Tested-on: QCN9074 hw1.0 PCI WLAN.HK.2.5.0.1-01100-QCAHKSWPL_SILICONZ-1
|
|
Tested-on: IPQ8074 hw2.0 AHB WLAN.HK.2.4.0.1-00192-QCAHKSWPL_SILICONZ-1
|
|
|
|
Signed-off-by: Manikanta Pubbisetty <quic_mpubbise@quicinc.com>
|
|
Signed-off-by: Kalle Valo <quic_kvalo@quicinc.com>
|
|
Link: https://lore.kernel.org/r/20220328055714.6449-2-quic_mpubbise@quicinc.com
|
|
---
|
|
drivers/net/wireless/ath/ath11k/pci.c | 110 ++++++++++++--------------
|
|
drivers/net/wireless/ath/ath11k/pci.h | 35 ++++++++
|
|
2 files changed, 84 insertions(+), 61 deletions(-)
|
|
|
|
--- a/drivers/net/wireless/ath/ath11k/pci.c
|
|
+++ b/drivers/net/wireless/ath/ath11k/pci.c
|
|
@@ -1,6 +1,7 @@
|
|
// SPDX-License-Identifier: BSD-3-Clause-Clear
|
|
/*
|
|
* Copyright (c) 2019-2020 The Linux Foundation. All rights reserved.
|
|
+ * Copyright (c) 2021-2022, Qualcomm Innovation Center, Inc. All rights reserved.
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
@@ -17,25 +18,10 @@
|
|
#define ATH11K_PCI_BAR_NUM 0
|
|
#define ATH11K_PCI_DMA_MASK 32
|
|
|
|
-#define ATH11K_PCI_IRQ_CE0_OFFSET 3
|
|
-#define ATH11K_PCI_IRQ_DP_OFFSET 14
|
|
-
|
|
-#define WINDOW_ENABLE_BIT 0x40000000
|
|
-#define WINDOW_REG_ADDRESS 0x310c
|
|
-#define WINDOW_VALUE_MASK GENMASK(24, 19)
|
|
-#define WINDOW_START 0x80000
|
|
-#define WINDOW_RANGE_MASK GENMASK(18, 0)
|
|
-
|
|
#define TCSR_SOC_HW_VERSION 0x0224
|
|
#define TCSR_SOC_HW_VERSION_MAJOR_MASK GENMASK(11, 8)
|
|
#define TCSR_SOC_HW_VERSION_MINOR_MASK GENMASK(7, 0)
|
|
|
|
-/* BAR0 + 4k is always accessible, and no
|
|
- * need to force wakeup.
|
|
- * 4K - 32 = 0xFE0
|
|
- */
|
|
-#define ACCESS_ALWAYS_OFF 0xFE0
|
|
-
|
|
#define QCA6390_DEVICE_ID 0x1101
|
|
#define QCN9074_DEVICE_ID 0x1104
|
|
#define WCN6855_DEVICE_ID 0x1103
|
|
@@ -147,27 +133,30 @@ static inline void ath11k_pci_select_win
|
|
{
|
|
struct ath11k_base *ab = ab_pci->ab;
|
|
|
|
- u32 window = FIELD_GET(WINDOW_VALUE_MASK, offset);
|
|
+ u32 window = FIELD_GET(ATH11K_PCI_WINDOW_VALUE_MASK, offset);
|
|
|
|
lockdep_assert_held(&ab_pci->window_lock);
|
|
|
|
if (window != ab_pci->register_window) {
|
|
- iowrite32(WINDOW_ENABLE_BIT | window,
|
|
- ab->mem + WINDOW_REG_ADDRESS);
|
|
- ioread32(ab->mem + WINDOW_REG_ADDRESS);
|
|
+ iowrite32(ATH11K_PCI_WINDOW_ENABLE_BIT | window,
|
|
+ ab->mem + ATH11K_PCI_WINDOW_REG_ADDRESS);
|
|
+ ioread32(ab->mem + ATH11K_PCI_WINDOW_REG_ADDRESS);
|
|
ab_pci->register_window = window;
|
|
}
|
|
}
|
|
|
|
static inline void ath11k_pci_select_static_window(struct ath11k_pci *ab_pci)
|
|
{
|
|
- u32 umac_window = FIELD_GET(WINDOW_VALUE_MASK, HAL_SEQ_WCSS_UMAC_OFFSET);
|
|
- u32 ce_window = FIELD_GET(WINDOW_VALUE_MASK, HAL_CE_WFSS_CE_REG_BASE);
|
|
+ u32 umac_window;
|
|
+ u32 ce_window;
|
|
u32 window;
|
|
|
|
+ umac_window = FIELD_GET(ATH11K_PCI_WINDOW_VALUE_MASK, HAL_SEQ_WCSS_UMAC_OFFSET);
|
|
+ ce_window = FIELD_GET(ATH11K_PCI_WINDOW_VALUE_MASK, HAL_CE_WFSS_CE_REG_BASE);
|
|
window = (umac_window << 12) | (ce_window << 6);
|
|
|
|
- iowrite32(WINDOW_ENABLE_BIT | window, ab_pci->ab->mem + WINDOW_REG_ADDRESS);
|
|
+ iowrite32(ATH11K_PCI_WINDOW_ENABLE_BIT | window,
|
|
+ ab_pci->ab->mem + ATH11K_PCI_WINDOW_REG_ADDRESS);
|
|
}
|
|
|
|
static inline u32 ath11k_pci_get_window_start(struct ath11k_base *ab,
|
|
@@ -176,13 +165,13 @@ static inline u32 ath11k_pci_get_window_
|
|
u32 window_start;
|
|
|
|
/* If offset lies within DP register range, use 3rd window */
|
|
- if ((offset ^ HAL_SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK)
|
|
- window_start = 3 * WINDOW_START;
|
|
+ if ((offset ^ HAL_SEQ_WCSS_UMAC_OFFSET) < ATH11K_PCI_WINDOW_RANGE_MASK)
|
|
+ window_start = 3 * ATH11K_PCI_WINDOW_START;
|
|
/* If offset lies within CE register range, use 2nd window */
|
|
- else if ((offset ^ HAL_CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK)
|
|
- window_start = 2 * WINDOW_START;
|
|
+ else if ((offset ^ HAL_CE_WFSS_CE_REG_BASE) < ATH11K_PCI_WINDOW_RANGE_MASK)
|
|
+ window_start = 2 * ATH11K_PCI_WINDOW_START;
|
|
else
|
|
- window_start = WINDOW_START;
|
|
+ window_start = ATH11K_PCI_WINDOW_START;
|
|
|
|
return window_start;
|
|
}
|
|
@@ -198,32 +187,32 @@ void ath11k_pci_write32(struct ath11k_ba
|
|
*/
|
|
if (ab->hw_params.wakeup_mhi &&
|
|
test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
|
|
- offset >= ACCESS_ALWAYS_OFF)
|
|
+ offset >= ATH11K_PCI_ACCESS_ALWAYS_OFF)
|
|
ret = mhi_device_get_sync(ab_pci->mhi_ctrl->mhi_dev);
|
|
|
|
- if (offset < WINDOW_START) {
|
|
+ if (offset < ATH11K_PCI_WINDOW_START) {
|
|
iowrite32(value, ab->mem + offset);
|
|
} else {
|
|
if (ab->bus_params.static_window_map)
|
|
window_start = ath11k_pci_get_window_start(ab, offset);
|
|
else
|
|
- window_start = WINDOW_START;
|
|
+ window_start = ATH11K_PCI_WINDOW_START;
|
|
|
|
- if (window_start == WINDOW_START) {
|
|
+ if (window_start == ATH11K_PCI_WINDOW_START) {
|
|
spin_lock_bh(&ab_pci->window_lock);
|
|
ath11k_pci_select_window(ab_pci, offset);
|
|
iowrite32(value, ab->mem + window_start +
|
|
- (offset & WINDOW_RANGE_MASK));
|
|
+ (offset & ATH11K_PCI_WINDOW_RANGE_MASK));
|
|
spin_unlock_bh(&ab_pci->window_lock);
|
|
} else {
|
|
iowrite32(value, ab->mem + window_start +
|
|
- (offset & WINDOW_RANGE_MASK));
|
|
+ (offset & ATH11K_PCI_WINDOW_RANGE_MASK));
|
|
}
|
|
}
|
|
|
|
if (ab->hw_params.wakeup_mhi &&
|
|
test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
|
|
- offset >= ACCESS_ALWAYS_OFF &&
|
|
+ offset >= ATH11K_PCI_ACCESS_ALWAYS_OFF &&
|
|
!ret)
|
|
mhi_device_put(ab_pci->mhi_ctrl->mhi_dev);
|
|
}
|
|
@@ -239,32 +228,32 @@ u32 ath11k_pci_read32(struct ath11k_base
|
|
*/
|
|
if (ab->hw_params.wakeup_mhi &&
|
|
test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
|
|
- offset >= ACCESS_ALWAYS_OFF)
|
|
+ offset >= ATH11K_PCI_ACCESS_ALWAYS_OFF)
|
|
ret = mhi_device_get_sync(ab_pci->mhi_ctrl->mhi_dev);
|
|
|
|
- if (offset < WINDOW_START) {
|
|
+ if (offset < ATH11K_PCI_WINDOW_START) {
|
|
val = ioread32(ab->mem + offset);
|
|
} else {
|
|
if (ab->bus_params.static_window_map)
|
|
window_start = ath11k_pci_get_window_start(ab, offset);
|
|
else
|
|
- window_start = WINDOW_START;
|
|
+ window_start = ATH11K_PCI_WINDOW_START;
|
|
|
|
- if (window_start == WINDOW_START) {
|
|
+ if (window_start == ATH11K_PCI_WINDOW_START) {
|
|
spin_lock_bh(&ab_pci->window_lock);
|
|
ath11k_pci_select_window(ab_pci, offset);
|
|
val = ioread32(ab->mem + window_start +
|
|
- (offset & WINDOW_RANGE_MASK));
|
|
+ (offset & ATH11K_PCI_WINDOW_RANGE_MASK));
|
|
spin_unlock_bh(&ab_pci->window_lock);
|
|
} else {
|
|
val = ioread32(ab->mem + window_start +
|
|
- (offset & WINDOW_RANGE_MASK));
|
|
+ (offset & ATH11K_PCI_WINDOW_RANGE_MASK));
|
|
}
|
|
}
|
|
|
|
if (ab->hw_params.wakeup_mhi &&
|
|
test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
|
|
- offset >= ACCESS_ALWAYS_OFF &&
|
|
+ offset >= ATH11K_PCI_ACCESS_ALWAYS_OFF &&
|
|
!ret)
|
|
mhi_device_put(ab_pci->mhi_ctrl->mhi_dev);
|
|
|
|
@@ -474,8 +463,8 @@ int ath11k_pci_get_msi_irq(struct device
|
|
return pci_irq_vector(pci_dev, vector);
|
|
}
|
|
|
|
-static void ath11k_pci_get_msi_address(struct ath11k_base *ab, u32 *msi_addr_lo,
|
|
- u32 *msi_addr_hi)
|
|
+void ath11k_pci_get_msi_address(struct ath11k_base *ab, u32 *msi_addr_lo,
|
|
+ u32 *msi_addr_hi)
|
|
{
|
|
struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
|
|
struct pci_dev *pci_dev = to_pci_dev(ab->dev);
|
|
@@ -519,8 +508,7 @@ int ath11k_pci_get_user_msi_assignment(s
|
|
return -EINVAL;
|
|
}
|
|
|
|
-static void ath11k_pci_get_ce_msi_idx(struct ath11k_base *ab, u32 ce_id,
|
|
- u32 *msi_idx)
|
|
+void ath11k_pci_get_ce_msi_idx(struct ath11k_base *ab, u32 ce_id, u32 *msi_idx)
|
|
{
|
|
u32 i, msi_data_idx;
|
|
|
|
@@ -536,9 +524,9 @@ static void ath11k_pci_get_ce_msi_idx(st
|
|
*msi_idx = msi_data_idx;
|
|
}
|
|
|
|
-static int ath11k_get_user_msi_assignment(struct ath11k_base *ab, char *user_name,
|
|
- int *num_vectors, u32 *user_base_data,
|
|
- u32 *base_vector)
|
|
+int ath11k_get_user_msi_assignment(struct ath11k_base *ab, char *user_name,
|
|
+ int *num_vectors, u32 *user_base_data,
|
|
+ u32 *base_vector)
|
|
{
|
|
struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
|
|
|
|
@@ -561,7 +549,7 @@ static void ath11k_pci_free_ext_irq(stru
|
|
}
|
|
}
|
|
|
|
-static void ath11k_pci_free_irq(struct ath11k_base *ab)
|
|
+void ath11k_pci_free_irq(struct ath11k_base *ab)
|
|
{
|
|
int i, irq_idx;
|
|
|
|
@@ -710,7 +698,7 @@ static void ath11k_pci_ext_grp_enable(st
|
|
enable_irq(irq_grp->ab->irq_num[irq_grp->irqs[i]]);
|
|
}
|
|
|
|
-static void ath11k_pci_ext_irq_enable(struct ath11k_base *ab)
|
|
+void ath11k_pci_ext_irq_enable(struct ath11k_base *ab)
|
|
{
|
|
int i;
|
|
|
|
@@ -741,7 +729,7 @@ static void ath11k_pci_sync_ext_irqs(str
|
|
}
|
|
}
|
|
|
|
-static void ath11k_pci_ext_irq_disable(struct ath11k_base *ab)
|
|
+void ath11k_pci_ext_irq_disable(struct ath11k_base *ab)
|
|
{
|
|
__ath11k_pci_ext_irq_disable(ab);
|
|
ath11k_pci_sync_ext_irqs(ab);
|
|
@@ -854,8 +842,8 @@ static int ath11k_pci_ext_irq_config(str
|
|
return 0;
|
|
}
|
|
|
|
-static int ath11k_pci_set_irq_affinity_hint(struct ath11k_pci *ab_pci,
|
|
- const struct cpumask *m)
|
|
+int ath11k_pci_set_irq_affinity_hint(struct ath11k_pci *ab_pci,
|
|
+ const struct cpumask *m)
|
|
{
|
|
if (test_bit(ATH11K_PCI_FLAG_MULTI_MSI_VECTORS, &ab_pci->flags))
|
|
return 0;
|
|
@@ -863,7 +851,7 @@ static int ath11k_pci_set_irq_affinity_h
|
|
return irq_set_affinity_hint(ab_pci->pdev->irq, m);
|
|
}
|
|
|
|
-static int ath11k_pci_config_irq(struct ath11k_base *ab)
|
|
+int ath11k_pci_config_irq(struct ath11k_base *ab)
|
|
{
|
|
struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
|
|
struct ath11k_ce_pipe *ce_pipe;
|
|
@@ -939,7 +927,7 @@ static void ath11k_pci_init_qmi_ce_confi
|
|
&cfg->shadow_reg_v2_len);
|
|
}
|
|
|
|
-static void ath11k_pci_ce_irqs_enable(struct ath11k_base *ab)
|
|
+void ath11k_pci_ce_irqs_enable(struct ath11k_base *ab)
|
|
{
|
|
int i;
|
|
|
|
@@ -1151,7 +1139,7 @@ static void ath11k_pci_aspm_disable(stru
|
|
set_bit(ATH11K_PCI_ASPM_RESTORE, &ab_pci->flags);
|
|
}
|
|
|
|
-static void ath11k_pci_aspm_restore(struct ath11k_pci *ab_pci)
|
|
+void ath11k_pci_aspm_restore(struct ath11k_pci *ab_pci)
|
|
{
|
|
if (test_and_clear_bit(ATH11K_PCI_ASPM_RESTORE, &ab_pci->flags))
|
|
pcie_capability_write_word(ab_pci->pdev, PCI_EXP_LNKCTL,
|
|
@@ -1234,20 +1222,20 @@ static void ath11k_pci_kill_tasklets(str
|
|
}
|
|
}
|
|
|
|
-static void ath11k_pci_ce_irq_disable_sync(struct ath11k_base *ab)
|
|
+void ath11k_pci_ce_irq_disable_sync(struct ath11k_base *ab)
|
|
{
|
|
ath11k_pci_ce_irqs_disable(ab);
|
|
ath11k_pci_sync_ce_irqs(ab);
|
|
ath11k_pci_kill_tasklets(ab);
|
|
}
|
|
|
|
-static void ath11k_pci_stop(struct ath11k_base *ab)
|
|
+void ath11k_pci_stop(struct ath11k_base *ab)
|
|
{
|
|
ath11k_pci_ce_irq_disable_sync(ab);
|
|
ath11k_ce_cleanup_pipes(ab);
|
|
}
|
|
|
|
-static int ath11k_pci_start(struct ath11k_base *ab)
|
|
+int ath11k_pci_start(struct ath11k_base *ab)
|
|
{
|
|
struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
|
|
|
|
@@ -1277,8 +1265,8 @@ static void ath11k_pci_hif_ce_irq_disabl
|
|
ath11k_pci_ce_irq_disable_sync(ab);
|
|
}
|
|
|
|
-static int ath11k_pci_map_service_to_pipe(struct ath11k_base *ab, u16 service_id,
|
|
- u8 *ul_pipe, u8 *dl_pipe)
|
|
+int ath11k_pci_map_service_to_pipe(struct ath11k_base *ab, u16 service_id,
|
|
+ u8 *ul_pipe, u8 *dl_pipe)
|
|
{
|
|
const struct service_to_pipe *entry;
|
|
bool ul_set = false, dl_set = false;
|
|
--- a/drivers/net/wireless/ath/ath11k/pci.h
|
|
+++ b/drivers/net/wireless/ath/ath11k/pci.h
|
|
@@ -1,6 +1,7 @@
|
|
/* SPDX-License-Identifier: BSD-3-Clause-Clear */
|
|
/*
|
|
* Copyright (c) 2019-2020 The Linux Foundation. All rights reserved.
|
|
+ * Copyright (c) 2021-2022, Qualcomm Innovation Center, Inc. All rights reserved.
|
|
*/
|
|
#ifndef _ATH11K_PCI_H
|
|
#define _ATH11K_PCI_H
|
|
@@ -52,6 +53,21 @@
|
|
#define WLAON_QFPROM_PWR_CTRL_REG 0x01f8031c
|
|
#define QFPROM_PWR_CTRL_VDD4BLOW_MASK 0x4
|
|
|
|
+#define ATH11K_PCI_IRQ_CE0_OFFSET 3
|
|
+#define ATH11K_PCI_IRQ_DP_OFFSET 14
|
|
+
|
|
+#define ATH11K_PCI_WINDOW_ENABLE_BIT 0x40000000
|
|
+#define ATH11K_PCI_WINDOW_REG_ADDRESS 0x310c
|
|
+#define ATH11K_PCI_WINDOW_VALUE_MASK GENMASK(24, 19)
|
|
+#define ATH11K_PCI_WINDOW_START 0x80000
|
|
+#define ATH11K_PCI_WINDOW_RANGE_MASK GENMASK(18, 0)
|
|
+
|
|
+/* BAR0 + 4k is always accessible, and no
|
|
+ * need to force wakeup.
|
|
+ * 4K - 32 = 0xFE0
|
|
+ */
|
|
+#define ATH11K_PCI_ACCESS_ALWAYS_OFF 0xFE0
|
|
+
|
|
struct ath11k_msi_user {
|
|
char *name;
|
|
int num_vectors;
|
|
@@ -103,5 +119,24 @@ int ath11k_pci_get_user_msi_assignment(s
|
|
int ath11k_pci_get_msi_irq(struct device *dev, unsigned int vector);
|
|
void ath11k_pci_write32(struct ath11k_base *ab, u32 offset, u32 value);
|
|
u32 ath11k_pci_read32(struct ath11k_base *ab, u32 offset);
|
|
+void ath11k_pci_get_msi_address(struct ath11k_base *ab, u32 *msi_addr_lo,
|
|
+ u32 *msi_addr_hi);
|
|
+void ath11k_pci_get_ce_msi_idx(struct ath11k_base *ab, u32 ce_id, u32 *msi_idx);
|
|
+void ath11k_pci_free_irq(struct ath11k_base *ab);
|
|
+int ath11k_pci_config_irq(struct ath11k_base *ab);
|
|
+void ath11k_pci_ext_irq_enable(struct ath11k_base *ab);
|
|
+void ath11k_pci_ext_irq_disable(struct ath11k_base *ab);
|
|
+void ath11k_pci_stop(struct ath11k_base *ab);
|
|
+int ath11k_pci_start(struct ath11k_base *ab);
|
|
+int ath11k_pci_map_service_to_pipe(struct ath11k_base *ab, u16 service_id,
|
|
+ u8 *ul_pipe, u8 *dl_pipe);
|
|
+void ath11k_pci_ce_irqs_enable(struct ath11k_base *ab);
|
|
+void ath11k_pci_ce_irq_disable_sync(struct ath11k_base *ab);
|
|
+int ath11k_get_user_msi_assignment(struct ath11k_base *ab, char *user_name,
|
|
+ int *num_vectors, u32 *user_base_data,
|
|
+ u32 *base_vector);
|
|
+void ath11k_pci_aspm_restore(struct ath11k_pci *ab_pci);
|
|
+int ath11k_pci_set_irq_affinity_hint(struct ath11k_pci *ab_pci,
|
|
+ const struct cpumask *m);
|
|
|
|
#endif
|