mirror of
https://github.com/coolsnowwolf/lede.git
synced 2025-04-16 04:13:31 +00:00

Refreshed patches for qualcommb/ipq95xx by running make target/linux/refresh after creating a .config containing: CONFIG_TARGET_qualcommbe=y CONFIG_TARGET_qualcommbe_ipq95xx=y CONFIG_TARGET_qualcommbe_ipq95xx_DEVICE_qcom_rdp433=y Signed-off-by: John Audia <therealgraysky@proton.me> Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
586 lines
13 KiB
Diff
586 lines
13 KiB
Diff
From 0e8527d076cfb3fa55777a2ece735852fcf3e850 Mon Sep 17 00:00:00 2001
|
|
From: Anusha Rao <quic_anusha@quicinc.com>
|
|
Date: Wed, 27 Sep 2023 12:13:18 +0530
|
|
Subject: [PATCH] arm64: dts: qcom: ipq9574: Add common RDP dtsi file
|
|
|
|
Add a dtsi file to include interfaces that are common
|
|
across RDPs.
|
|
|
|
Signed-off-by: Anusha Rao <quic_anusha@quicinc.com>
|
|
Signed-off-by: Kathiravan Thirumoorthy <quic_kathirav@quicinc.com>
|
|
Link: https://lore.kernel.org/r/20230927-common-rdp-v3-1-3d07b3ff6d42@quicinc.com
|
|
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
|
|
---
|
|
.../boot/dts/qcom/ipq9574-rdp-common.dtsi | 125 ++++++++++++++++++
|
|
arch/arm64/boot/dts/qcom/ipq9574-rdp418.dts | 63 +--------
|
|
arch/arm64/boot/dts/qcom/ipq9574-rdp433.dts | 91 +------------
|
|
arch/arm64/boot/dts/qcom/ipq9574-rdp449.dts | 65 +--------
|
|
arch/arm64/boot/dts/qcom/ipq9574-rdp453.dts | 65 +--------
|
|
arch/arm64/boot/dts/qcom/ipq9574-rdp454.dts | 66 +--------
|
|
6 files changed, 130 insertions(+), 345 deletions(-)
|
|
create mode 100644 arch/arm64/boot/dts/qcom/ipq9574-rdp-common.dtsi
|
|
|
|
--- /dev/null
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq9574-rdp-common.dtsi
|
|
@@ -0,0 +1,125 @@
|
|
+// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
|
|
+/*
|
|
+ * IPQ9574 RDP board common device tree source
|
|
+ *
|
|
+ * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
|
|
+ * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
|
|
+ */
|
|
+
|
|
+/dts-v1/;
|
|
+
|
|
+#include "ipq9574.dtsi"
|
|
+
|
|
+/ {
|
|
+ aliases {
|
|
+ serial0 = &blsp1_uart2;
|
|
+ };
|
|
+
|
|
+ chosen {
|
|
+ stdout-path = "serial0:115200n8";
|
|
+ };
|
|
+
|
|
+ regulator_fixed_3p3: s3300 {
|
|
+ compatible = "regulator-fixed";
|
|
+ regulator-min-microvolt = <3300000>;
|
|
+ regulator-max-microvolt = <3300000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ regulator-name = "fixed_3p3";
|
|
+ };
|
|
+
|
|
+ regulator_fixed_0p925: s0925 {
|
|
+ compatible = "regulator-fixed";
|
|
+ regulator-min-microvolt = <925000>;
|
|
+ regulator-max-microvolt = <925000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ regulator-name = "fixed_0p925";
|
|
+ };
|
|
+};
|
|
+
|
|
+&blsp1_spi0 {
|
|
+ pinctrl-0 = <&spi_0_pins>;
|
|
+ pinctrl-names = "default";
|
|
+ status = "okay";
|
|
+
|
|
+ flash@0 {
|
|
+ compatible = "micron,n25q128a11", "jedec,spi-nor";
|
|
+ reg = <0>;
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <1>;
|
|
+ spi-max-frequency = <50000000>;
|
|
+ };
|
|
+};
|
|
+
|
|
+&blsp1_uart2 {
|
|
+ pinctrl-0 = <&uart2_pins>;
|
|
+ pinctrl-names = "default";
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&rpm_requests {
|
|
+ regulators {
|
|
+ compatible = "qcom,rpm-mp5496-regulators";
|
|
+
|
|
+ ipq9574_s1: s1 {
|
|
+ /*
|
|
+ * During kernel bootup, the SoC runs at 800MHz with 875mV set by the bootloaders.
|
|
+ * During regulator registration, kernel not knowing the initial voltage,
|
|
+ * considers it as zero and brings up the regulators with minimum supported voltage.
|
|
+ * Update the regulator-min-microvolt with SVS voltage of 725mV so that
|
|
+ * the regulators are brought up with 725mV which is sufficient for all the
|
|
+ * corner parts to operate at 800MHz
|
|
+ */
|
|
+ regulator-min-microvolt = <725000>;
|
|
+ regulator-max-microvolt = <1075000>;
|
|
+ };
|
|
+
|
|
+ mp5496_l2: l2 {
|
|
+ regulator-min-microvolt = <1800000>;
|
|
+ regulator-max-microvolt = <1800000>;
|
|
+ regulator-always-on;
|
|
+ regulator-boot-on;
|
|
+ };
|
|
+ };
|
|
+};
|
|
+
|
|
+&sleep_clk {
|
|
+ clock-frequency = <32000>;
|
|
+};
|
|
+
|
|
+&tlmm {
|
|
+ spi_0_pins: spi-0-state {
|
|
+ pins = "gpio11", "gpio12", "gpio13", "gpio14";
|
|
+ function = "blsp0_spi";
|
|
+ drive-strength = <8>;
|
|
+ bias-disable;
|
|
+ };
|
|
+};
|
|
+
|
|
+&usb_0_dwc3 {
|
|
+ dr_mode = "host";
|
|
+};
|
|
+
|
|
+&usb_0_qmpphy {
|
|
+ vdda-pll-supply = <&mp5496_l2>;
|
|
+ vdda-phy-supply = <®ulator_fixed_0p925>;
|
|
+
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&usb_0_qusbphy {
|
|
+ vdd-supply = <®ulator_fixed_0p925>;
|
|
+ vdda-pll-supply = <&mp5496_l2>;
|
|
+ vdda-phy-dpdm-supply = <®ulator_fixed_3p3>;
|
|
+
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&usb3 {
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&xo_board_clk {
|
|
+ clock-frequency = <24000000>;
|
|
+};
|
|
--- a/arch/arm64/boot/dts/qcom/ipq9574-rdp418.dts
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq9574-rdp418.dts
|
|
@@ -8,58 +8,12 @@
|
|
|
|
/dts-v1/;
|
|
|
|
-#include "ipq9574.dtsi"
|
|
+#include "ipq9574-rdp-common.dtsi"
|
|
|
|
/ {
|
|
model = "Qualcomm Technologies, Inc. IPQ9574/AP-AL02-C2";
|
|
compatible = "qcom,ipq9574-ap-al02-c2", "qcom,ipq9574";
|
|
|
|
- aliases {
|
|
- serial0 = &blsp1_uart2;
|
|
- };
|
|
-
|
|
- chosen {
|
|
- stdout-path = "serial0:115200n8";
|
|
- };
|
|
-};
|
|
-
|
|
-&blsp1_spi0 {
|
|
- pinctrl-0 = <&spi_0_pins>;
|
|
- pinctrl-names = "default";
|
|
- status = "okay";
|
|
-
|
|
- flash@0 {
|
|
- compatible = "micron,n25q128a11", "jedec,spi-nor";
|
|
- reg = <0>;
|
|
- #address-cells = <1>;
|
|
- #size-cells = <1>;
|
|
- spi-max-frequency = <50000000>;
|
|
- };
|
|
-};
|
|
-
|
|
-&blsp1_uart2 {
|
|
- pinctrl-0 = <&uart2_pins>;
|
|
- pinctrl-names = "default";
|
|
- status = "okay";
|
|
-};
|
|
-
|
|
-&rpm_requests {
|
|
- regulators {
|
|
- compatible = "qcom,rpm-mp5496-regulators";
|
|
-
|
|
- ipq9574_s1: s1 {
|
|
- /*
|
|
- * During kernel bootup, the SoC runs at 800MHz with 875mV set by the bootloaders.
|
|
- * During regulator registration, kernel not knowing the initial voltage,
|
|
- * considers it as zero and brings up the regulators with minimum supported voltage.
|
|
- * Update the regulator-min-microvolt with SVS voltage of 725mV so that
|
|
- * the regulators are brought up with 725mV which is sufficient for all the
|
|
- * corner parts to operate at 800MHz
|
|
- */
|
|
- regulator-min-microvolt = <725000>;
|
|
- regulator-max-microvolt = <1075000>;
|
|
- };
|
|
- };
|
|
};
|
|
|
|
&sdhc_1 {
|
|
@@ -74,10 +28,6 @@
|
|
status = "okay";
|
|
};
|
|
|
|
-&sleep_clk {
|
|
- clock-frequency = <32000>;
|
|
-};
|
|
-
|
|
&tlmm {
|
|
sdc_default_state: sdc-default-state {
|
|
clk-pins {
|
|
@@ -110,15 +60,4 @@
|
|
bias-pull-down;
|
|
};
|
|
};
|
|
-
|
|
- spi_0_pins: spi-0-state {
|
|
- pins = "gpio11", "gpio12", "gpio13", "gpio14";
|
|
- function = "blsp0_spi";
|
|
- drive-strength = <8>;
|
|
- bias-disable;
|
|
- };
|
|
-};
|
|
-
|
|
-&xo_board_clk {
|
|
- clock-frequency = <24000000>;
|
|
};
|
|
--- a/arch/arm64/boot/dts/qcom/ipq9574-rdp433.dts
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq9574-rdp433.dts
|
|
@@ -8,69 +8,11 @@
|
|
|
|
/dts-v1/;
|
|
|
|
-#include "ipq9574.dtsi"
|
|
+#include "ipq9574-rdp-common.dtsi"
|
|
|
|
/ {
|
|
model = "Qualcomm Technologies, Inc. IPQ9574/AP-AL02-C7";
|
|
compatible = "qcom,ipq9574-ap-al02-c7", "qcom,ipq9574";
|
|
-
|
|
- aliases {
|
|
- serial0 = &blsp1_uart2;
|
|
- };
|
|
-
|
|
- chosen {
|
|
- stdout-path = "serial0:115200n8";
|
|
- };
|
|
-
|
|
- regulator_fixed_3p3: s3300 {
|
|
- compatible = "regulator-fixed";
|
|
- regulator-min-microvolt = <3300000>;
|
|
- regulator-max-microvolt = <3300000>;
|
|
- regulator-boot-on;
|
|
- regulator-always-on;
|
|
- regulator-name = "fixed_3p3";
|
|
- };
|
|
-
|
|
- regulator_fixed_0p925: s0925 {
|
|
- compatible = "regulator-fixed";
|
|
- regulator-min-microvolt = <925000>;
|
|
- regulator-max-microvolt = <925000>;
|
|
- regulator-boot-on;
|
|
- regulator-always-on;
|
|
- regulator-name = "fixed_0p925";
|
|
- };
|
|
-};
|
|
-
|
|
-&blsp1_uart2 {
|
|
- pinctrl-0 = <&uart2_pins>;
|
|
- pinctrl-names = "default";
|
|
- status = "okay";
|
|
-};
|
|
-
|
|
-&rpm_requests {
|
|
- regulators {
|
|
- compatible = "qcom,rpm-mp5496-regulators";
|
|
-
|
|
- ipq9574_s1: s1 {
|
|
- /*
|
|
- * During kernel bootup, the SoC runs at 800MHz with 875mV set by the bootloaders.
|
|
- * During regulator registration, kernel not knowing the initial voltage,
|
|
- * considers it as zero and brings up the regulators with minimum supported voltage.
|
|
- * Update the regulator-min-microvolt with SVS voltage of 725mV so that
|
|
- * the regulators are brought up with 725mV which is sufficient for all the
|
|
- * corner parts to operate at 800MHz
|
|
- */
|
|
- regulator-min-microvolt = <725000>;
|
|
- regulator-max-microvolt = <1075000>;
|
|
- };
|
|
-
|
|
- mp5496_l2: l2 {
|
|
- regulator-min-microvolt = <1800000>;
|
|
- regulator-max-microvolt = <1800000>;
|
|
- regulator-always-on;
|
|
- regulator-boot-on;
|
|
- };
|
|
- };
|
|
};
|
|
|
|
&sdhc_1 {
|
|
@@ -85,10 +27,6 @@
|
|
status = "okay";
|
|
};
|
|
|
|
-&sleep_clk {
|
|
- clock-frequency = <32000>;
|
|
-};
|
|
-
|
|
&tlmm {
|
|
sdc_default_state: sdc-default-state {
|
|
clk-pins {
|
|
@@ -122,30 +60,3 @@
|
|
};
|
|
};
|
|
};
|
|
-
|
|
-&usb_0_dwc3 {
|
|
- dr_mode = "host";
|
|
-};
|
|
-
|
|
-&usb_0_qmpphy {
|
|
- vdda-pll-supply = <&mp5496_l2>;
|
|
- vdda-phy-supply = <®ulator_fixed_0p925>;
|
|
-
|
|
- status = "okay";
|
|
-};
|
|
-
|
|
-&usb_0_qusbphy {
|
|
- vdd-supply = <®ulator_fixed_0p925>;
|
|
- vdda-pll-supply = <&mp5496_l2>;
|
|
- vdda-phy-dpdm-supply = <®ulator_fixed_3p3>;
|
|
-
|
|
- status = "okay";
|
|
-};
|
|
-
|
|
-&usb3 {
|
|
- status = "okay";
|
|
-};
|
|
-
|
|
-&xo_board_clk {
|
|
- clock-frequency = <24000000>;
|
|
-};
|
|
--- a/arch/arm64/boot/dts/qcom/ipq9574-rdp449.dts
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq9574-rdp449.dts
|
|
@@ -8,73 +8,10 @@
|
|
|
|
/dts-v1/;
|
|
|
|
-#include "ipq9574.dtsi"
|
|
+#include "ipq9574-rdp-common.dtsi"
|
|
|
|
/ {
|
|
model = "Qualcomm Technologies, Inc. IPQ9574/AP-AL02-C6";
|
|
compatible = "qcom,ipq9574-ap-al02-c6", "qcom,ipq9574";
|
|
|
|
- aliases {
|
|
- serial0 = &blsp1_uart2;
|
|
- };
|
|
-
|
|
- chosen {
|
|
- stdout-path = "serial0:115200n8";
|
|
- };
|
|
-};
|
|
-
|
|
-&blsp1_spi0 {
|
|
- pinctrl-0 = <&spi_0_pins>;
|
|
- pinctrl-names = "default";
|
|
- status = "okay";
|
|
-
|
|
- flash@0 {
|
|
- compatible = "micron,n25q128a11", "jedec,spi-nor";
|
|
- reg = <0>;
|
|
- #address-cells = <1>;
|
|
- #size-cells = <1>;
|
|
- spi-max-frequency = <50000000>;
|
|
- };
|
|
-};
|
|
-
|
|
-&blsp1_uart2 {
|
|
- pinctrl-0 = <&uart2_pins>;
|
|
- pinctrl-names = "default";
|
|
- status = "okay";
|
|
-};
|
|
-
|
|
-&rpm_requests {
|
|
- regulators {
|
|
- compatible = "qcom,rpm-mp5496-regulators";
|
|
-
|
|
- ipq9574_s1: s1 {
|
|
- /*
|
|
- * During kernel bootup, the SoC runs at 800MHz with 875mV set by the bootloaders.
|
|
- * During regulator registration, kernel not knowing the initial voltage,
|
|
- * considers it as zero and brings up the regulators with minimum supported voltage.
|
|
- * Update the regulator-min-microvolt with SVS voltage of 725mV so that
|
|
- * the regulators are brought up with 725mV which is sufficient for all the
|
|
- * corner parts to operate at 800MHz
|
|
- */
|
|
- regulator-min-microvolt = <725000>;
|
|
- regulator-max-microvolt = <1075000>;
|
|
- };
|
|
- };
|
|
-};
|
|
-
|
|
-&sleep_clk {
|
|
- clock-frequency = <32000>;
|
|
-};
|
|
-
|
|
-&tlmm {
|
|
- spi_0_pins: spi-0-state {
|
|
- pins = "gpio11", "gpio12", "gpio13", "gpio14";
|
|
- function = "blsp0_spi";
|
|
- drive-strength = <8>;
|
|
- bias-disable;
|
|
- };
|
|
-};
|
|
-
|
|
-&xo_board_clk {
|
|
- clock-frequency = <24000000>;
|
|
};
|
|
--- a/arch/arm64/boot/dts/qcom/ipq9574-rdp453.dts
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq9574-rdp453.dts
|
|
@@ -8,73 +8,10 @@
|
|
|
|
/dts-v1/;
|
|
|
|
-#include "ipq9574.dtsi"
|
|
+#include "ipq9574-rdp-common.dtsi"
|
|
|
|
/ {
|
|
model = "Qualcomm Technologies, Inc. IPQ9574/AP-AL02-C8";
|
|
compatible = "qcom,ipq9574-ap-al02-c8", "qcom,ipq9574";
|
|
|
|
- aliases {
|
|
- serial0 = &blsp1_uart2;
|
|
- };
|
|
-
|
|
- chosen {
|
|
- stdout-path = "serial0:115200n8";
|
|
- };
|
|
-};
|
|
-
|
|
-&blsp1_spi0 {
|
|
- pinctrl-0 = <&spi_0_pins>;
|
|
- pinctrl-names = "default";
|
|
- status = "okay";
|
|
-
|
|
- flash@0 {
|
|
- compatible = "micron,n25q128a11", "jedec,spi-nor";
|
|
- reg = <0>;
|
|
- #address-cells = <1>;
|
|
- #size-cells = <1>;
|
|
- spi-max-frequency = <50000000>;
|
|
- };
|
|
-};
|
|
-
|
|
-&blsp1_uart2 {
|
|
- pinctrl-0 = <&uart2_pins>;
|
|
- pinctrl-names = "default";
|
|
- status = "okay";
|
|
-};
|
|
-
|
|
-&rpm_requests {
|
|
- regulators {
|
|
- compatible = "qcom,rpm-mp5496-regulators";
|
|
-
|
|
- ipq9574_s1: s1 {
|
|
- /*
|
|
- * During kernel bootup, the SoC runs at 800MHz with 875mV set by the bootloaders.
|
|
- * During regulator registration, kernel not knowing the initial voltage,
|
|
- * considers it as zero and brings up the regulators with minimum supported voltage.
|
|
- * Update the regulator-min-microvolt with SVS voltage of 725mV so that
|
|
- * the regulators are brought up with 725mV which is sufficient for all the
|
|
- * corner parts to operate at 800MHz
|
|
- */
|
|
- regulator-min-microvolt = <725000>;
|
|
- regulator-max-microvolt = <1075000>;
|
|
- };
|
|
- };
|
|
-};
|
|
-
|
|
-&sleep_clk {
|
|
- clock-frequency = <32000>;
|
|
-};
|
|
-
|
|
-&tlmm {
|
|
- spi_0_pins: spi-0-state {
|
|
- pins = "gpio11", "gpio12", "gpio13", "gpio14";
|
|
- function = "blsp0_spi";
|
|
- drive-strength = <8>;
|
|
- bias-disable;
|
|
- };
|
|
-};
|
|
-
|
|
-&xo_board_clk {
|
|
- clock-frequency = <24000000>;
|
|
};
|
|
--- a/arch/arm64/boot/dts/qcom/ipq9574-rdp454.dts
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq9574-rdp454.dts
|
|
@@ -8,73 +8,9 @@
|
|
|
|
/dts-v1/;
|
|
|
|
-#include "ipq9574.dtsi"
|
|
+#include "ipq9574-rdp-common.dtsi"
|
|
|
|
/ {
|
|
model = "Qualcomm Technologies, Inc. IPQ9574/AP-AL02-C9";
|
|
compatible = "qcom,ipq9574-ap-al02-c9", "qcom,ipq9574";
|
|
-
|
|
- aliases {
|
|
- serial0 = &blsp1_uart2;
|
|
- };
|
|
-
|
|
- chosen {
|
|
- stdout-path = "serial0:115200n8";
|
|
- };
|
|
-};
|
|
-
|
|
-&blsp1_spi0 {
|
|
- pinctrl-0 = <&spi_0_pins>;
|
|
- pinctrl-names = "default";
|
|
- status = "okay";
|
|
-
|
|
- flash@0 {
|
|
- compatible = "micron,n25q128a11", "jedec,spi-nor";
|
|
- reg = <0>;
|
|
- #address-cells = <1>;
|
|
- #size-cells = <1>;
|
|
- spi-max-frequency = <50000000>;
|
|
- };
|
|
-};
|
|
-
|
|
-&blsp1_uart2 {
|
|
- pinctrl-0 = <&uart2_pins>;
|
|
- pinctrl-names = "default";
|
|
- status = "okay";
|
|
-};
|
|
-
|
|
-&rpm_requests {
|
|
- regulators {
|
|
- compatible = "qcom,rpm-mp5496-regulators";
|
|
-
|
|
- ipq9574_s1: s1 {
|
|
- /*
|
|
- * During kernel bootup, the SoC runs at 800MHz with 875mV set by the bootloaders.
|
|
- * During regulator registration, kernel not knowing the initial voltage,
|
|
- * considers it as zero and brings up the regulators with minimum supported voltage.
|
|
- * Update the regulator-min-microvolt with SVS voltage of 725mV so that
|
|
- * the regulators are brought up with 725mV which is sufficient for all the
|
|
- * corner parts to operate at 800MHz
|
|
- */
|
|
- regulator-min-microvolt = <725000>;
|
|
- regulator-max-microvolt = <1075000>;
|
|
- };
|
|
- };
|
|
-};
|
|
-
|
|
-&sleep_clk {
|
|
- clock-frequency = <32000>;
|
|
-};
|
|
-
|
|
-&tlmm {
|
|
- spi_0_pins: spi-0-state {
|
|
- pins = "gpio11", "gpio12", "gpio13", "gpio14";
|
|
- function = "blsp0_spi";
|
|
- drive-strength = <8>;
|
|
- bias-disable;
|
|
- };
|
|
-};
|
|
-
|
|
-&xo_board_clk {
|
|
- clock-frequency = <24000000>;
|
|
};
|