mirror of
https://github.com/coolsnowwolf/lede.git
synced 2025-04-16 04:13:31 +00:00
192 lines
5.9 KiB
Diff
192 lines
5.9 KiB
Diff
From 1e244fb37e21ce92a32b203cb030510bc3b42d29 Mon Sep 17 00:00:00 2001
|
|
From: Shaohan Yao <shaohan.yao@rock-chips.com>
|
|
Date: Fri, 9 Sep 2022 14:34:08 +0800
|
|
Subject: [PATCH] thermal: rockchip: Support the rk3528 SoC in thermal driver
|
|
|
|
There are one Temperature Sensor on rk3528, channel 0 is for chip.
|
|
|
|
Signed-off-by: Shaohan Yao <shaohan.yao@rock-chips.com>
|
|
Change-Id: Ib5bbb81615fe9fab80f26cdd2098cfb56746ca15
|
|
---
|
|
drivers/thermal/rockchip_thermal.c | 107 +++++++++++++++++++++++++++++
|
|
1 file changed, 107 insertions(+)
|
|
|
|
--- a/drivers/thermal/rockchip_thermal.c
|
|
+++ b/drivers/thermal/rockchip_thermal.c
|
|
@@ -185,6 +185,8 @@ struct rockchip_thermal_data {
|
|
#define TSADCV2_AUTO_PERIOD_HT 0x6c
|
|
#define TSADCV3_AUTO_PERIOD 0x154
|
|
#define TSADCV3_AUTO_PERIOD_HT 0x158
|
|
+#define TSADCV9_Q_MAX 0x210
|
|
+#define TSADCV9_FLOW_CON 0x218
|
|
|
|
#define TSADCV2_AUTO_EN BIT(0)
|
|
#define TSADCV2_AUTO_EN_MASK BIT(16)
|
|
@@ -195,6 +197,7 @@ struct rockchip_thermal_data {
|
|
#define TSADCV2_AUTO_TSHUT_POLARITY_MASK BIT(24)
|
|
|
|
#define TSADCV3_AUTO_Q_SEL_EN BIT(1)
|
|
+#define TSADCV3_AUTO_Q_SEL_EN_MASK BIT(17)
|
|
|
|
#define TSADCV2_INT_SRC_EN(chn) BIT(chn)
|
|
#define TSADCV2_INT_SRC_EN_MASK(chn) BIT(16 + (chn))
|
|
@@ -208,9 +211,12 @@ struct rockchip_thermal_data {
|
|
#define TSADCV2_DATA_MASK 0xfff
|
|
#define TSADCV3_DATA_MASK 0x3ff
|
|
#define TSADCV4_DATA_MASK 0x1ff
|
|
+#define TSADCV5_DATA_MASK 0x7ff
|
|
|
|
#define TSADCV2_HIGHT_INT_DEBOUNCE_COUNT 4
|
|
#define TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT 4
|
|
+#define TSADCV3_HIGHT_INT_DEBOUNCE 0x14c
|
|
+#define TSADCV3_HIGHT_TSHUT_DEBOUNCE 0x150
|
|
#define TSADCV2_AUTO_PERIOD_TIME 250 /* 250ms */
|
|
#define TSADCV2_AUTO_PERIOD_HT_TIME 50 /* 50ms */
|
|
#define TSADCV3_AUTO_PERIOD_TIME 1875 /* 2.5ms */
|
|
@@ -220,6 +226,9 @@ struct rockchip_thermal_data {
|
|
#define TSADCV5_AUTO_PERIOD_HT_TIME 1622 /* 2.5ms */
|
|
#define TSADCV6_AUTO_PERIOD_TIME 5000 /* 2.5ms */
|
|
#define TSADCV6_AUTO_PERIOD_HT_TIME 5000 /* 2.5ms */
|
|
+#define TSADCV7_AUTO_PERIOD_TIME 3000 /* 2.5ms */
|
|
+#define TSADCV7_AUTO_PERIOD_HT_TIME 3000 /* 2.5ms */
|
|
+#define TSADCV3_Q_MAX_VAL 0x7ff /* 11bit 2047 */
|
|
|
|
#define TSADCV2_USER_INTER_PD_SOC 0x340 /* 13 clocks */
|
|
#define TSADCV5_USER_INTER_PD_SOC 0xfc0 /* 97us, at least 90us */
|
|
@@ -230,6 +239,8 @@ struct rockchip_thermal_data {
|
|
|
|
#define PX30_GRF_SOC_CON2 0x0408
|
|
|
|
+#define RK3528_GRF_TSADC_CON 0x40030
|
|
+
|
|
#define RK3568_GRF_TSADC_CON 0x0600
|
|
#define RK3568_GRF_TSADC_ANA_REG0 (0x10001 << 0)
|
|
#define RK3568_GRF_TSADC_ANA_REG1 (0x10001 << 1)
|
|
@@ -497,6 +508,45 @@ static const struct tsadc_table rk3399_c
|
|
{TSADCV3_DATA_MASK, 125000},
|
|
};
|
|
|
|
+static const struct tsadc_table rk3528_code_table[] = {
|
|
+ {0, -40000},
|
|
+ {1419, -40000},
|
|
+ {1427, -35000},
|
|
+ {1435, -30000},
|
|
+ {1443, -25000},
|
|
+ {1452, -20000},
|
|
+ {1460, -15000},
|
|
+ {1468, -10000},
|
|
+ {1477, -5000},
|
|
+ {1486, 0},
|
|
+ {1494, 5000},
|
|
+ {1502, 10000},
|
|
+ {1510, 15000},
|
|
+ {1519, 20000},
|
|
+ {1527, 25000},
|
|
+ {1535, 30000},
|
|
+ {1544, 35000},
|
|
+ {1552, 40000},
|
|
+ {1561, 45000},
|
|
+ {1569, 50000},
|
|
+ {1578, 55000},
|
|
+ {1586, 60000},
|
|
+ {1594, 65000},
|
|
+ {1603, 70000},
|
|
+ {1612, 75000},
|
|
+ {1620, 80000},
|
|
+ {1628, 85000},
|
|
+ {1637, 90000},
|
|
+ {1646, 95000},
|
|
+ {1654, 100000},
|
|
+ {1662, 105000},
|
|
+ {1671, 110000},
|
|
+ {1679, 115000},
|
|
+ {1688, 120000},
|
|
+ {1696, 125000},
|
|
+ {TSADCV5_DATA_MASK, 125000},
|
|
+};
|
|
+
|
|
static const struct tsadc_table rk3568_code_table[] = {
|
|
{0, -40000},
|
|
{1584, -40000},
|
|
@@ -834,6 +884,37 @@ static void rk_tsadcv8_initialize(struct
|
|
regs + TSADCV2_AUTO_CON);
|
|
}
|
|
|
|
+static void rk_tsadcv11_initialize(struct regmap *grf, void __iomem *regs,
|
|
+ enum tshut_polarity tshut_polarity)
|
|
+{
|
|
+ writel_relaxed(TSADCV7_AUTO_PERIOD_TIME, regs + TSADCV3_AUTO_PERIOD);
|
|
+ writel_relaxed(TSADCV7_AUTO_PERIOD_HT_TIME,
|
|
+ regs + TSADCV3_AUTO_PERIOD_HT);
|
|
+ writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT,
|
|
+ regs + TSADCV3_HIGHT_INT_DEBOUNCE);
|
|
+ writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT,
|
|
+ regs + TSADCV3_HIGHT_TSHUT_DEBOUNCE);
|
|
+ writel_relaxed(TSADCV3_Q_MAX_VAL, regs + TSADCV9_Q_MAX);
|
|
+ writel_relaxed(TSADCV3_AUTO_Q_SEL_EN | TSADCV3_AUTO_Q_SEL_EN_MASK,
|
|
+ regs + TSADCV2_AUTO_CON);
|
|
+ if (tshut_polarity == TSHUT_HIGH_ACTIVE)
|
|
+ writel_relaxed(TSADCV2_AUTO_TSHUT_POLARITY_HIGH |
|
|
+ TSADCV2_AUTO_TSHUT_POLARITY_MASK,
|
|
+ regs + TSADCV2_AUTO_CON);
|
|
+ else
|
|
+ writel_relaxed(TSADCV2_AUTO_TSHUT_POLARITY_MASK,
|
|
+ regs + TSADCV2_AUTO_CON);
|
|
+
|
|
+ if (!IS_ERR(grf)) {
|
|
+ regmap_write(grf, RK3528_GRF_TSADC_CON, RK3568_GRF_TSADC_TSEN);
|
|
+ udelay(15);
|
|
+ regmap_write(grf, RK3528_GRF_TSADC_CON, RK3568_GRF_TSADC_ANA_REG0);
|
|
+ regmap_write(grf, RK3528_GRF_TSADC_CON, RK3568_GRF_TSADC_ANA_REG1);
|
|
+ regmap_write(grf, RK3528_GRF_TSADC_CON, RK3568_GRF_TSADC_ANA_REG2);
|
|
+ usleep_range(100, 200);
|
|
+ }
|
|
+}
|
|
+
|
|
static void rk_tsadcv2_irq_ack(void __iomem *regs)
|
|
{
|
|
u32 val;
|
|
@@ -1258,6 +1339,31 @@ static const struct rockchip_tsadc_chip
|
|
},
|
|
};
|
|
|
|
+static const struct rockchip_tsadc_chip rk3528_tsadc_data = {
|
|
+ /* cpu, gpu */
|
|
+ .chn_offset = 0,
|
|
+ .chn_num = 1, /* one channels for tsadc */
|
|
+
|
|
+ .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
|
|
+ .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
|
|
+ .tshut_temp = 95000,
|
|
+
|
|
+ .initialize = rk_tsadcv11_initialize,
|
|
+ .irq_ack = rk_tsadcv4_irq_ack,
|
|
+ .control = rk_tsadcv4_control,
|
|
+ .get_temp = rk_tsadcv4_get_temp,
|
|
+ .set_alarm_temp = rk_tsadcv3_alarm_temp,
|
|
+ .set_tshut_temp = rk_tsadcv3_tshut_temp,
|
|
+ .set_tshut_mode = rk_tsadcv3_tshut_mode,
|
|
+
|
|
+ .table = {
|
|
+ .id = rk3528_code_table,
|
|
+ .length = ARRAY_SIZE(rk3528_code_table),
|
|
+ .data_mask = TSADCV2_DATA_MASK,
|
|
+ .mode = ADC_INCREMENT,
|
|
+ },
|
|
+};
|
|
+
|
|
static const struct rockchip_tsadc_chip rk3568_tsadc_data = {
|
|
/* cpu, gpu */
|
|
.chn_offset = 0,
|
|
@@ -1338,6 +1444,10 @@ static const struct of_device_id of_rock
|
|
.data = (void *)&rk3399_tsadc_data,
|
|
},
|
|
{
|
|
+ .compatible = "rockchip,rk3528-tsadc",
|
|
+ .data = (void *)&rk3528_tsadc_data,
|
|
+ },
|
|
+ {
|
|
.compatible = "rockchip,rk3568-tsadc",
|
|
.data = (void *)&rk3568_tsadc_data,
|
|
},
|