mirror of
https://github.com/coolsnowwolf/lede.git
synced 2025-04-16 04:13:31 +00:00
78 lines
2.7 KiB
Diff
78 lines
2.7 KiB
Diff
From: Nitheesh Sekar <quic_nsekar@quicinc.com>
|
|
Subject: [PATCH] PCI: qcom: Add support for IPQ5018
|
|
Date: Tue, 3 Oct 2023 17:38:44 +0530
|
|
|
|
Added a new compatible 'qcom,pcie-ipq5018' and modified
|
|
get_resources of 'ops 2_9_0' to get the clocks from the
|
|
device-tree.
|
|
|
|
Co-developed-by: Anusha Rao <quic_anusha@quicinc.com>
|
|
Signed-off-by: Anusha Rao <quic_anusha@quicinc.com>
|
|
Co-developed-by: Devi Priya <quic_devipriy@quicinc.com>
|
|
Signed-off-by: Devi Priya <quic_devipriy@quicinc.com>
|
|
Signed-off-by: Nitheesh Sekar <quic_nsekar@quicinc.com>
|
|
---
|
|
drivers/pci/controller/dwc/pcie-qcom.c | 22 ++++++++--------------
|
|
1 file changed, 8 insertions(+), 14 deletions(-)
|
|
|
|
--- a/drivers/pci/controller/dwc/pcie-qcom.c
|
|
+++ b/drivers/pci/controller/dwc/pcie-qcom.c
|
|
@@ -202,8 +202,9 @@ struct qcom_pcie_resources_2_7_0 {
|
|
|
|
#define QCOM_PCIE_2_9_0_MAX_CLOCKS 5
|
|
struct qcom_pcie_resources_2_9_0 {
|
|
- struct clk_bulk_data clks[QCOM_PCIE_2_9_0_MAX_CLOCKS];
|
|
+ struct clk_bulk_data *clks;
|
|
struct reset_control *rst;
|
|
+ int num_clks;
|
|
};
|
|
|
|
union qcom_pcie_resources {
|
|
@@ -1073,17 +1074,10 @@ static int qcom_pcie_get_resources_2_9_0
|
|
struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
|
|
struct dw_pcie *pci = pcie->pci;
|
|
struct device *dev = pci->dev;
|
|
- int ret;
|
|
-
|
|
- res->clks[0].id = "iface";
|
|
- res->clks[1].id = "axi_m";
|
|
- res->clks[2].id = "axi_s";
|
|
- res->clks[3].id = "axi_bridge";
|
|
- res->clks[4].id = "rchng";
|
|
|
|
- ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
|
|
- if (ret < 0)
|
|
- return ret;
|
|
+ res->num_clks = devm_clk_bulk_get_all(dev, &res->clks);
|
|
+ if (res->num_clks < 0)
|
|
+ return res->num_clks;
|
|
|
|
res->rst = devm_reset_control_array_get_exclusive(dev);
|
|
if (IS_ERR(res->rst))
|
|
@@ -1096,7 +1090,7 @@ static void qcom_pcie_deinit_2_9_0(struc
|
|
{
|
|
struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
|
|
|
|
- clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
|
|
+ clk_bulk_disable_unprepare(res->num_clks, res->clks);
|
|
}
|
|
|
|
static int qcom_pcie_init_2_9_0(struct qcom_pcie *pcie)
|
|
@@ -1125,7 +1119,7 @@ static int qcom_pcie_init_2_9_0(struct q
|
|
|
|
usleep_range(2000, 2500);
|
|
|
|
- return clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
|
|
+ return clk_bulk_prepare_enable(res->num_clks, res->clks);
|
|
}
|
|
|
|
static int qcom_pcie_post_init_2_9_0(struct qcom_pcie *pcie)
|
|
@@ -1641,6 +1635,7 @@ static const struct of_device_id qcom_pc
|
|
{ .compatible = "qcom,pcie-apq8064", .data = &cfg_2_1_0 },
|
|
{ .compatible = "qcom,pcie-apq8084", .data = &cfg_1_0_0 },
|
|
{ .compatible = "qcom,pcie-ipq4019", .data = &cfg_2_4_0 },
|
|
+ { .compatible = "qcom,pcie-ipq5018", .data = &cfg_2_9_0 },
|
|
{ .compatible = "qcom,pcie-ipq6018", .data = &cfg_2_9_0 },
|
|
{ .compatible = "qcom,pcie-ipq8064", .data = &cfg_2_1_0 },
|
|
{ .compatible = "qcom,pcie-ipq8064-v2", .data = &cfg_2_1_0 },
|